衡阳派盒市场营销有限公司

用戶名: 密 碼: 忘記密碼? 免費注冊

TL16C2550--具有16字節FIFO的1.8V至5V雙

2009-04-19 15:56本站整理 佚名我要評論(0我要收藏

TL16C2550--具有16字節FIFO的1.8V至5V雙路UART

The TL16C2550 is a dual universal asynchronous receiver and transmitter (UART). It incorporates the functionality of two TL16C550D UARTs, each UART having its own register set and FIFOs. The two UARTs share only the data bus interface and clock source, otherwise they operate independently. Another name for the uart function is Asynchronous Communications Element (ACE), and these terms will be used interchangeably. The bulk of this document describes the behavior of each ACE, with the understanding that two such devices are incorporated into the TL16C2550.

Each ACE is a speed and voltage range upgrade of the TL16C550C, which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up or reset (single character or TL16C450 mode), each ACE can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and to be transmitted characters. Each receiver and transmitter store up to 16 bytes in their respective FIFOs, with the receive FIFO including three additional bits per byte for error status. In the FIFO mode, a selectable autoflow control feature can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow using handshakes between the RTS# output and CTS# input, thus eliminating overruns in the receive FIFO.

Each ACE performs serial-to-parallel conversions on data received from a peripheral device or modem and stores the parallel data in its receive buffer or FIFO, and each ACE performs parallel-to-serial conversions on data sent from its CPU after storing the parallel data in its transmit buffer or FIFO. The CPU can read the status of either ACE at any time. Each ACE includes complete modem control capability and a processor interrupt system that can be tailored to the application.

Each ACE includes a programmable baud rate generator capable of dividing a reference clock with divisors from 1 to 65535, thus producing a 16× internal reference clock for the transmitter and receiver logic. Each ACE accommodates up to a 1.5-Mbaud serial data rate (24-MHz input clock). As a reference point, that speed would generate a 667-ns bit time and a 6.7-µs character time (for 8,N,1 serial data), with the internal clock running at 24 MHz.

Each ACE has a TXRDY# and RXRDY# output that can be used to interface to a DMA controller.

特性

  • Programmable Auto-RTS and Auto-CTS
  • In Auto-CTS Mode, CTS Controls Transmitter
  • In Auto-RTS Mode, RCV FIFO Contents, and Threshold Control RTS
  • Serial and Modem Control Outputs Drive a RJ11 Cable Directly When Equipment Is on the Same Power Drop
  • Capable of Running With All Existing TL16C450 Software
  • After Reset, All Registers Are Identical to the TL16C450 Register Set
  • Up to 24-MHz Clock Rate for up to 1.5-Mbaud Operation With VCC = 5 V
  • Up to 20-MHz Clock Rate for up to 1.25-Mbaud Operation With VCC = 3.3 V
  • Up to 16-MHz Clock Rate for up to 1-Mbaud Operation With VCC = 2.5 V
  • Up to 10-MHz Clock Rate for up to 625-kbaud Operation With VCC = 1.8 V
  • In the TL16C450 Mode, Hold and Shift Registers Eliminate the Need for Precise Synchronization Between the CPU and Serial Data
  • Programmable Baud Rate Generator Allows Division of Any Input Reference Clock by 1 to (216 - 1) and Generates an Internal 16 ×; Clock
  • Standard Asynchronous Communication Bits (Start, Stop, and Parity) Added to or Deleted From the Serial Data Stream
  • 5-V, 3.3-V, 2.5-V, and 1.8-V Operation
  • Independent Receiver Clock Input
  • Transmit, Receive, Line Status, and Data Set Interrupts Independently Controlled
  • Fully Programmable Serial Interface Characteristics:
    • 5-, 6-, 7-, or 8-Bit Characters
    • Even-, Odd-, or No-Parity Bit Generation and Detection
    • 1-, 1 1/2-, or 2-Stop Bit Generation
    • Baud Generation (DC to 1 Mbit/s)
  • False-Start Bit Detection
  • Complete Status Reporting Capabilities
  • 3-State Output TTL Drive Capabilities for Bidirectional Data Bus and Control Bus
  • Line Break Generation and Detection
  • Internal Diagnostic Capabilities:
    • Loopback Controls for Communications Link Fault Isolation
    • Break, Parity, Overrun, and Framing Error Simulation
  • Fully Prioritized Interrupt System Controls
  • Modem Control Functions (CTS, RTS, DSR, DTR, RI, and DCD)
  • Available in 48-Pin TQFP (PFB), 32-Pin QFN (RHB), or 44-Pin PLCC (FN)(1) Packages
  • Pin Compatible with TL16C752B (48-Pin Package PFB)
  • APPLICATIONS
    • Point-of-Sale Terminals
    • Gaming Terminals
    • Portable Applications
    • Router Control
    • Cellular Data
    • Factory Automation
    • TL16C2550,pdf,datasheet
標簽
分享到:

(責任編輯:發燒友)

發表評論,輕松獲取積分:

發表評論表單
評價[必選]:
用戶名: 驗證碼:點擊我更換圖片

請自覺遵守互聯網相關的政策法規,嚴禁發布色情、暴力、反動的言論。

9人百家乐官网桌布| 百家乐官网破解视频| 大发888娱乐城888bg| 捷豹百家乐官网的玩法技巧和规则| 大发888娱乐游戏下载| 大发888下载安装| 百家乐澳门有网站吗| 梓潼县| 大发888娱乐城怎么样| 百家乐官网路单怎样| 赌百家乐的高手| 澳门百家乐官网官网站| 百家乐官网赢家球讯网| 大丰收娱乐城开户| 沙龙百家乐娱乐网| 豪杰百家乐现金网| 百家乐官网园选百利宫| 百家乐官网是否有路子| 武隆县| 立博国际| 大发888官网吧| 百家乐官网是娱乐场最不公平的游戏| 百家乐官网赌博是否违法| 奇博娱乐| 网上赌博网站| 试用的百家乐软件| 赙彩百家乐游戏规则| 百家乐视频象棋| 澳门百家乐官网的赢钱不倒翁| 赌百家乐官网心里技巧| 百家乐官网是真的吗| 赢波娱乐| 大富翁娱乐城| 哈密市| 威尼斯人娱乐网赌| 百家乐平台哪个有在线支付呢| 伟易博百家乐官网的玩法技巧和规则| 金矿百家乐官网的玩法技巧和规则 | 功夫百家乐官网的玩法技巧和规则 | 正规百家乐游戏下载| 百家乐开户优惠多的平台是哪家|